THIS JOB IS NO LONGER AVAILABLE. THIS IS ARCHIVAL INFORMATION.
FPGA Design/Verification Engineer

Description:
Min requirement:
Must possess 9+ years of experience, 

Please join us as an ASIC & FPGA Verification Engineer. You will have the opportunity to support over 50 different programs and research and development (R&D) efforts. Your work will affect technology across military space, civil space, commercial space, missiles, missile defence platforms, satellite surveillance platforms, deep space exploration, and manned flight missions.

DAILY FUNCTIONS:
Work with low SWaP, radiation hardened, space rated devices.
Devise a unique verification plan for a given design.
Use SystemVerilog and Universal Verification Methodology (UVM) to verify a design in a Linux-based high-performance computing environment.
Develop requirements, test cases, build test benches, generate reports, and document verification results.
Work with an independent design team to document and resolve bugs found in the design.
Support all aspects of ASIC and FPGA development, to include architecture, design, and analysis.
Support technical reviews and be able to present to internal and external stakeholders.

REQUIREMENTS:
Bachelor of Science or higher from an accredited college in Electrical Engineering or related discipline, or equivalent experience/combined education.
Experience in the design of FPGA and/or ASIC devices.
HDL programming experience with VHDL, Verilog, and/or SystemVerilog.
Experience in the verification of FPGA and/or ASIC devices.
Experience with modern verification methodologies such as UVM/OVM
Experience in ASIC / FPGA life cycle (architecture, design, simulation, verification, validation, integration & test).
Experienced in scripting such as Perl, TCL, Python.
Experience developing test cases based off given requirements.
Experience building test benches for FPGA / ASIC designs to provide randomized stimulus.
Experience identifying and implementing necessary test exclusions.
Experience generating coverage reports (code and functional)
Knowledge of space-grade/qualified FPGAs and ASICs.
FPGA/ASIC design experience is a plus.

Position is 100% on-site local to the Boulder, CO area
 
Job Number: 24-156274
Job Location: Littleton, CO
Rate: $120 per hour
Per Diem: No
Overtime: No
Duration: 12 mos
Start Date: ASAP
Input Date: 07/16/2025
Last Updated: 07/16/2025
Firm Name: ENCODE INC
Attention: Puneet kathuria
Address: 4400 US HWY 9 S STE 1000
City, State: FREEHOLD, NJ 08728
Phone: 732/637-1900
Website: www.encodeinc.com
Advanced Job Search
ContractJobHunter Home Page